ON THE DESIGN OF LOW-POWER SIGNAL CONDITIONERS FOR RESISTIVE SENSORS

Ramon Casanella, Ramon Pallàs-Areny
Abstract:
This work analyzes power consumption in signal conditioning circuits for resistive sensors. We show that, for a given dynamic range for the measurand, simple conditioners based on voltage dividers or Wheatstone bridges directly connected to an analog-to-digital converter (ADC) do not usually have minimal power consumption. We develop analytical guidelines to achieve the optimal power design for signal conditioners and apply them to the actual design of the conditioner for an RTD sensor. We show that by adding a low-power amplifier plus a passive low-pass filter to a voltage divider sensor interface, the power consumption can be significantly reduced as compared to that of standard voltage dividers designed for maximal sensitivity.
Keywords:
optimal power design, signal conditioning circuits, resistive sensors
Download:
IMEKO-WC-2009-TC4-268.pdf
DOI:
-
Event details
Event name:
XIX IMEKO World Congress
Title:

Fundamental and Applied Metrology

Place:
Lisbon, PORTUGAL
Time:
06 September 2009 - 11 September 2009